Code No: 126EN **R13** ## JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD B.Tech III Year II Semester Examinations, May - 2016 VLSI DESIGN | Time: | (Electronics and Communication Engineering) 3 hours Max. Marks: 75 | | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | This question paper contains two parts A and B. Part A is compulsory which carries 25 marks. Answer all questions in Part A. Part B consists of 5 Units. Answer any one full question from each unit. Each question carries 10 marks and may have a, b, c as sub questions. | | | | PART - A (25 Marks) | | | b) c) d) e) f) g) h) i) | Define g <sub>m</sub> of MOS transistor. Draw transfer characteristics of CMOS inverter. Define scaling and explain it. Explain difference between stick diagram and layout diagram. Define delay and explain different time delays in gate level modeling. Explain the importance of wiring capacitance of a MOS transistor. Explain the difference between EPROM and EEPROM. Draw 2-bit comparator. [2] Draw 2-bit comparator. [3] Explain difference between PLA and PAL. Define controllability and observability with respect to testing. [3] PART - B (50 Marks) | !. | | | Draw the fabrication steps of CMOS transistor and explain its operation in detail. [10] OR Draw the fabrication steps of NMOS transistor and explain its operation in detail. [10] | | | | Draw the flow chart of VLSI Design flow and explain the operation of each step in detail. Draw the stick diagram for three input AND gate. OR What is the purpose of design rule? What is the purpose of stick diagram? What are the different approaches for describing the design rule? Give three approaches for making contacts between poly silicon and discussion in NMOS circuit. [10] | ·! · | | | Draw and explain fan in and fan out characteristics of different CMOS design technologies. Explain different wiring capacitance used in Gate level design with example. OR What are the alternate gate circuits available? Explain any one of item with suitable elected by teking NAND gate as an example. | !. | | | sketch by taking NAND gate as an example. [10] | | .... www.android.previousquestionpapers.com / www.previousquestionpapers.com / www.ios.previousquestionpapers.com