## AG AG AG AG AG AG AG A

| AG                                                                    | e No: 153AN  JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABA B. Tech II Year I Semester Examinations, March - 2021  DIGITAL SYSTEM DESIGN  (Electronics and Communication Engineering)  Answer any five questions  All questions carry equal marks                                                          | AG /              |
|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| A ( , a)                                                              | Convert the following to Decimal and then to octal.  i) (125F) <sub>16</sub> ii) (101+11111) <sub>2</sub> iii) (4234) <sub>5</sub> .                                                                                                                                                                           | AG /              |
| b)                                                                    | How do you convert a gray number to binary? Generate a 4-bit gray code direct the mirror image property.                                                                                                                                                                                                       | [7+8]             |
| A (2.a)                                                               | Find all the prime implicants of the function using Quine McClusky method $f(a,b,c,d) = \Sigma(7,9,12,13,14,15) + d(4,11)$ .  Design a circuit that converts 8421 BCD code to XS-3 code.                                                                                                                       | [8+7]             |
| 3.a)                                                                  | With a neat circuit diagram and waveforms explain the operation of Master Slav<br>flop.                                                                                                                                                                                                                        | e JK flip         |
| b)                                                                    | Explain the conversion of SR flip flop into JK and D flip flop with an excitation                                                                                                                                                                                                                              | table.<br>[8+7]   |
| A (4.a)<br>b)                                                         | What are the capabilities and limitations of finite state machines? Explain.  Draw the diagram of Mealy type FSM for serial adder.                                                                                                                                                                             | (8+7) G /         |
| 5.a)<br>b)                                                            | Describe the operation of TTL logic circuit working as NAND gate.  Realize 2-input OR gates using CMOS logic and then explain its operation with of functional table.                                                                                                                                          | the help<br>[7+8] |
| △ (_6.a)                                                              | Convert the following expression into SOP and POS:  i) (AB+C)(B+C'D)  ii) x +(x+y)(y+z')                                                                                                                                                                                                                       | AG /              |
| b)                                                                    | Implement the switching function using $F = \Sigma m(0,1,3,4,12,14,15)$ using an 8 input                                                                                                                                                                                                                       | ut MUX.<br>[8+7]  |
| $\bigwedge \left( \begin{array}{c} 7.a \\ b \end{array} \right)$ 8.a) | Design a 3-bit synchronous counter with T-flip flop and draw the diagram.  Discuss the differences between combinational and sequential circuit.  Mention the characteristics of different logic families. Also compare the performance of the performance of the characteristics of different logic families. | [9+6] ( )         |
| b)                                                                    | TTL, CMOS and ECL logic.  Design a synchronous sequential circuit which goes through the following states:  1, 3, 5, 3, 6, 1, 3, 5.  [8+7]                                                                                                                                                                     |                   |
| AG                                                                    | AG AG AG AG AG                                                                                                                                                                                                                                                                                                 | AG /              |