## **R16** Code No: 137JD JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD B. Tech IV Year I Semester Examinations, October/November - 2020 VLSI DESIGN (Common to ECE, EIE) Max. Marks:/7 Time: 2 Hours Answer any Five Questions All Questions Carry Equal Marks Explain about PMOS transistors steps involved in n-well fabrication process? 1.a) Compare and contract enhancement and depletion mode of MOS devices. [8+7]b) Demonstrate the mathematical equations that can be used to model the drain current and diffusion capacitances of MOS transistor. Explain in detail about the body effect and its effect in MOS device. [8+7]b) Write the layout design rules and Draw the layout diagram for NAND and NOR gate 3.a) [8+7]Discuss in detail with a neat layout, the design rules for a CMOS inverter. b) Explain the fundamental units of CMOS inverter. 4.a) Explain the principle of constant field and lateral scaling. And write the effects of the [7+8]above scaling methods on the device characteristics. Define parasitic delay and compare the parasitic delay of common gates for various inputs 5.a) Describe the fan in and fan out characteristics of CMOS. [8+7]b) Illustrate in detail about Cascade voltage switch logic 6.a) Analysis the pseudo nMOS logic gates in detailed. b) Illustrate the concepts of faster decoder and sum-addressed decoder circuit. 7.a)[8+7]b) Elaborate the concept of large SRAMs. With neat sketch/explain the CLB, IOB and programmable interconnects of an FPGA device. -Demonstrate the basic types of programmable elements of PLDs. ---ooOoo--- AG AG AG AG AG AG A AG AG AG AG AG AG A