## AG AG AG AG AG AG AG A

| ДG                       | e No: 136CH  JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD  B. Tech III Year II Semester Examinations, November/December - 2020  LINEAR AND DIGITAL IC APPLICATIONS  e: 2 hours  Answer any five questions  All questions carry equal marks                       | _ |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Д(J.a)<br>b)             | Draw the circuit diagram of an instrumentation amplifier using op-amp with its operation.  What are the features of IC 741?                                                                                                                                             | Д |
| 2.a)<br>b)               | With neat circuit diagram explain the working principle of IC 723 voltage regulator.  What is slew rate? Discuss the methods of improving slew rate.  [8+7]                                                                                                             |   |
| (3.a) b)                 | Design and draw the square wave generator using op-amp and explain its operation.  Design a first -order active low pass filter such that it has a cut off frequency of 2 kHz and pass Band gain of 1.                                                                  | A |
| 4.a)<br>b)               | Draw the block schematic of PLL and explain the operation of each block.  Design an Astable Multivibrator using 555 Timer to produce 1 KHz square wave for duty cycle=0.5.  [8+7]                                                                                       |   |
| △ (5.a)<br>b)            | Discuss about the working of R-2R Ladder D-to-A Converter with neat circuit diagram.  What are the limitations of weighted resistor type D/A converter? [10+5]                                                                                                          | A |
| 6.a)<br>b)               | Explain the operation of Successive approximation A-to-D Converter.  Explain in brief stability of a converter.  [10+5]                                                                                                                                                 |   |
| 7.a)<br>b)<br>8.a)<br>b) | With suitable example, explain how CMOS logic drived by TTL logic.  Design a 32:1 max using 74×151 IC and draw its logic diagram.  Design a 4-bit bidirectional shift register with parallel load.  Explain the working of 4 bit asynchronous counter using ICs.  [8+7] |   |
| AG                       | AG AG AG AG AG                                                                                                                                                                                                                                                          | _ |
| AG                       | AG AG AG AG AG                                                                                                                                                                                                                                                          | A |